

# 1 Description

- High frequency, low profile DC-DC converters;
- Voltage Regulators for DDR memory arrays, and low current voltage rails;

The TDA21520 integrated power-stage contains a low quiescent current synchronous buck gate-driver IC which is co-packed with control and synchronous MOSFETs along with an active diode structure that achieves low Vsd similar to a schottky with very little reverse recovery charge. The package is optimized for PCB layout, heat transfer, driver/MOSFET control timing, and minimal switch node ringing when layout guidelines are followed. The paired gate driver and MOSFET combination enables higher efficiency at lower output voltages.

The internal MOSFET sensing achieves superior current sense accuracy vs. best-in-class controller-based Inductor DCR sense methods.

Protection includes IC temperature reporting and over temperature protection feature (OTP with thermal shutdown), cycle-by-cycle over current protection (OCP), control MOSFET short detection (HSS - High side short detection), VDRV and bootstrap under-voltage protection. The TDA21520 also features "refreshing" of bootstrap capacitor to prevent the bootstrap capacitor from over-discharging.

Operation of up to 1.5 MHz switching frequency enables high performance transient response, allowing miniaturization of output inductors, as well as input and output capacitors while maintaining industry leading efficiency.

#### **Features**

- Integrated driver, active diode, high-side MOSFET and low-side MOSFET
- Input voltage range of 4.25 V to 16 V
- VCC supply of 4.25 V to 5.5 V
- Output voltage range from 0.225 V up to 5.5 V
- Output current capability of 20 A
- Operation up to 1.5 MHz
- VCC under voltage lockout (UVLO)
- Bootstrap under voltage protection
- On-chip MOSFET current sensing and reporting with 5 μA/A gain
- Over temperature protection and thermal shutdown
- Cycle-by-cycle over current protection and flag
- High-side MOSFET short detection and flag
- Auto-replenishment on bootstrap capacitor
- Compatible with 3.3 V tri-state PWM Input
- Auto SLEEP mode after 20 μs of PWM Tri-state (1.7 mA typ)
- DEEP SLEEP mode for power saving via EN= low (32 μA typ)
- Small 4 mm x 5 mm x 0.9 mm PQFN package
- Lead free RoHS compliant package

#### **Description**



Table 1 Product Identification

| Part Number | Temp Range   | Package          | Orderable Part Number |
|-------------|--------------|------------------|-----------------------|
| TDA21520    | -40 to 125°C | PQFN 4 mm x 5 mm | TDA21520AUMA1         |



Figure 1 Picture of the Product

# 2 Description

#### 2.1 Pinout



Figure 2 Pinout, Numbering and Name of Pins (transparent top view)

#### Table 2 I/O Signals

# OptiMOS<sup>™</sup> Powerstage

# TDA21520



# Description

| Pin No.             | Name       | Pin Type | <b>Buffer Type</b> | Function                                                                                                                                                                                                                                                                    |
|---------------------|------------|----------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                   | TMON / FLT | 0        | Analog             | The voltage at this pin is defined by the equation                                                                                                                                                                                                                          |
|                     |            |          |                    | 8mV * (Celsius Temperature) + 0.6 V. This pin will be pulled up to 3.3 V under severe over-temperature, over-current, high-side MOSFET short or Bootstrap under voltage condition.                                                                                          |
| 5, 27               | GL         | I/O      | Analog             | Low-side MOSFET driver pin that can be connected to a test point in order to observe the waveform.                                                                                                                                                                          |
| 8, 9, 10,<br>11, 12 | SW         | 0        | Analog             | Switching node of synchronous buck converter.                                                                                                                                                                                                                               |
| 19                  | PHASE      | 1        | Analog             | Switching node. For bootstrap capacitor connection only.                                                                                                                                                                                                                    |
| 20                  | воот       | I        | Analog             | Bootstrap capacitor connection. Connect an X7R ceramic capacitor with value between 0.22uF to 0.56uF from BOOT to PHASE pin. The bootstrap capacitor provides the charge to turn on the high-side MOSFET.                                                                   |
| 21                  | PWM        | I/O      | +3.3 V logic       | 3.3 V logic level PWM input. PWM input: "High" turns highside MOSFET on; "Tri-state" turns both MOSFETs off; "Low" turns low-side MOSFET on.                                                                                                                                |
| 22                  | EN         | I        | +3.3 V logic       | Pulling EN high enables the driver; pulling EN low disables the driver and enters ultra-low quiescent current mode. Floating this pin is not recommended, however a pull-down resistor is embedded to keep the driver off if the pin is floating. This pin is VCC tolerant. |
| 24                  | IMONREF    | I/O      | Analog             | This pin provides a system reference for the IMON information and can be tied to a fixed voltage between 1.1 V and 1.9 V such as bias rails of a PWM controller.                                                                                                            |
| 25                  | IMON       | 0        | Analog             | Sensed current output signal proportional to high-/low-side MOSFET currents referenced to the IMONREF pin through an external resistor. V (IMON – IMONREF) voltage across the external resistor represents current information.                                             |

# OptiMOS<sup>™</sup> Powerstage

## TDA21520





# Table 3 Power Supply

| Pin No.    | Name | Pin Type | Buffer Type | Function                                                                                                                                               |
|------------|------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4          | VCC  | POWER    | -           | Bias voltage for control logic and supply of gate driver.<br>Connect a 1 uF cap between VCC and PGND. VCC should be<br>connected to +5 V power supply. |
| 16, 17, 18 | VIN  | POWER    | _           | 4.25 V to 16 V high current input voltage connection.                                                                                                  |

#### Table 4Not Connected

| Pin No. | Name | Pin Type | Buffer Type | Function                                                    |  |  |  |  |
|---------|------|----------|-------------|-------------------------------------------------------------|--|--|--|--|
| 3       | NC   | _        | _           | Leave the pin unconnected.                                  |  |  |  |  |
| 28      | NC   | -        | -           | For internal test only, no PCB pad recommended for this pin |  |  |  |  |

#### Table 5 Ground Pins

| Pin No.                 | Name | Pin Type | Buffer Type | Function                                                          |
|-------------------------|------|----------|-------------|-------------------------------------------------------------------|
| 23                      | AGND | GND      | -           | Signal ground. All interface signals are referenced to this pin.  |
| 2, 7, 13, 14,<br>15, 26 | PGND | GND      | -           | Power ground. It is also the power ground of the low-side MOSFET. |

Simplified Block Diagram



# 3 Simplified Block Diagram



#### TDA21520

#### **Electrical Specification**



# 4 Electrical Specification

# 4.1 Absolute Maximum Ratings

Note:  $T_A = 25 \,^{\circ}C$ 

Stresses above those listed in Table 6 "Absolute Maximum Ratings" may cause permanent damage to the device. These are absolute stress ratings only and operation of the device is not implied or recommended at these or any other conditions in excess of those given in the operational sections of this specification. Exposure over values of the recommended ratings for extended periods may adversely affect the operation and reliability of the device.

Table 6 Absolute Maximum Ratings

| Parameter                       | Symbol                                     |                        | Values | Unit                          | Note / Test |                   |
|---------------------------------|--------------------------------------------|------------------------|--------|-------------------------------|-------------|-------------------|
|                                 |                                            | Min.                   | Тур.   | Мах.                          |             | Condition         |
| Frequency of the PWM input      | f <sub>sw</sub>                            | 0.1                    | _      | 1.5                           | MHz         |                   |
| Maximum average load current    | IMON                                       | _                      | _      | 20                            | Α           |                   |
| Input Voltage                   | V <sub>IN</sub>                            | -0.30                  | -      | 25                            | ٧           | Pin VIN           |
| Logic and driver supply voltage | V <sub>cc</sub>                            | -0.3                   | _      | 6.5                           | ٧           | Pin VCC           |
| Switch node voltage             | V <sub>sw</sub> (DC)                       | -1                     | _      | 25                            | ٧           | Pin SW            |
|                                 | V <sub>SW</sub> (AC)                       | -8 for 10ns            | _      | 34 for 1 ns                   |             |                   |
| PHASE voltage                   | V <sub>PHASE</sub> (DC)                    | -1                     | _      | 25                            | ٧           | Pin PHASE         |
|                                 | V <sub>PHASE</sub> (AC)                    | -8 for 10ns            | _      | 34 for 1 ns                   |             |                   |
| VIN – PHASE voltage             | V <sub>VIN</sub> - V <sub>PHASE</sub> (DC) | -1                     | _      | 25                            | ٧           | VIN – PHASE       |
|                                 | V <sub>VIN</sub> - V <sub>PHASE</sub> (AC) | -8 for 10ns            | _      | 34 for 1 ns                   |             |                   |
| BOOT voltage                    | V <sub>BOOT</sub> (DC)                     | -0.3                   | _      | 29                            | ٧           | Pin BOOT          |
|                                 | V <sub>BOOT</sub> (AC)                     | Below -0.3V<br>for 5ns | _      |                               | V           |                   |
|                                 | V <sub>BOOT-PHASE</sub>                    | -0.3                   | -      | 6.5V (DC),<br>7.5V for<br>3ns |             |                   |
| GL voltage                      | $V_{GL}$                                   | -0.3                   | _      | 6.5                           | ٧           | Pin GL            |
| EN voltage                      | V <sub>EN</sub>                            | -0.3                   | _      | 6.5                           | ٧           | Pin EN            |
| PWM voltage                     | V <sub>PWM</sub>                           | -0.3                   | _      | 4.0                           | ٧           | Pin PWM           |
| TMON voltage                    | VTMON                                      | -0.3                   | -      | 3.6                           | V           | Pin TMON /<br>FLT |
| IMON voltage                    | Vimon                                      | -0.3                   | _      | 3.6                           | ٧           | Pin IMON          |
| IMONREF voltage                 | VIMONREF                                   | -0.3                   | _      | 3.6                           | ٧           | Pin IMONREF       |
| NC pin 28 voltage               | V <sub>28</sub>                            | -0.3                   | _      | 0.3                           | V           | Pin 28            |
| Junction temperature            | T <sub>Jmax</sub>                          | -40                    | _      | 150                           | °C          | _                 |
| Storage temperature             | T <sub>STG</sub>                           | -55                    | _      | 150                           | °C          | _                 |

Note: All rated voltages are relative to voltages on the AGND and PGND pins unless otherwise specified.

# **Electrical Specification**



## 4.2 Thermal Characteristics

**Table 7** Thermal Characteristics

| Parameter                                     | Symbol                    | mbol Values |      | s    | Unit | Note / Test Condition |
|-----------------------------------------------|---------------------------|-------------|------|------|------|-----------------------|
|                                               |                           | Min.        | Тур. | Max. |      |                       |
| Thermal resistance-Junction to PCB (pin 15)   | $\theta_{\text{JC\_PCB}}$ | -           | 2.3  | _    | K/W  | -                     |
| Thermal resistance-Junction to top of package | θ <sub>JC_Top</sub>       | -           | 22.2 | -    |      | -                     |
| Thermal resistance to ambient                 | $\theta_{JA}^{Note}$      | _           | 21.5 | -    | 1    | -                     |

Note: Thermal Resistance ( $\theta_{JA}$ ) is measured with the component mounted on a high effective thermal conductivity test board in free air.

# 4.3 Recommended Operating Conditions

**Table 8** Recommended Operating Conditions

| Parameter                       | Symbol Values        |      |      |      | Unit | Note / Test Condition |  |
|---------------------------------|----------------------|------|------|------|------|-----------------------|--|
|                                 |                      | Min. | Тур. | Max. |      |                       |  |
| Input voltage                   | V <sub>IN</sub>      | 4.25 | -    | 16   | ٧    | -                     |  |
| Logic and driver supply voltage | V <sub>cc</sub>      | 4.25 | -    | 5.5  | V    | -                     |  |
| Frequency of the PWM            | f <sub>sw</sub>      | 100  | -    | 1500 | KHz  | -                     |  |
| EN voltage                      | V <sub>EN</sub>      | -    | _    | 5.5  | V    | Pin EN                |  |
| PWM voltage                     | $V_{PWM}$            | -    | _    | 3.6  | V    | Pin PWM               |  |
| Current Sense reference voltage | V <sub>IMONREF</sub> | 1.1  | -    | 1.9  | V    | Pins IMON, IMONREF    |  |
| Junction temperature            | T <sub>jOP</sub>     | -40  | _    | +125 | °C   | -                     |  |

#### 4.4 Electrical Characteristics

Note: Typical values represent the median values, which are related to  $25^{\circ}\text{C}$ ,  $V_{\text{CC}} = 5 \text{ V}$ ,  $V_{\text{IMONREF}} = 1.2 \text{ V}$ 

Table 9 Voltage Supply, Biasing Current

| Parameter                                 | Symbol                  | Values |      |      | Unit | Note / Test Condition                    |
|-------------------------------------------|-------------------------|--------|------|------|------|------------------------------------------|
|                                           |                         | Min.   | Тур. | Max. |      |                                          |
| UVLO VCC rising                           | $V_{UVLO_{R}}$          | -      | 4.05 | -    | V    |                                          |
| UVLO VCC falling                          | $V_{UVLO_F}$            | _      | 3.85 | _    |      |                                          |
| Bootstrap Under-voltage rising threshold  | $V_{\text{UVBOOT}_{R}}$ | _      | 3.82 | _    |      |                                          |
| Bootstrap Under-voltage falling threshold | $V_{\text{UVBOOT}_F}$   | -      | 3.61 | -    |      |                                          |
| Supply Current                            | I <sub>Vcc</sub>        | -      | 22   | -    | mA   | EN = H, f <sub>SW</sub> = 600 kHz, D=10% |
|                                           |                         | _      | 1.6  | _    | mA   | EN = H, PWM floating                     |
|                                           |                         | _      | 35   | _    | μΑ   | EN = L                                   |
| VIN Current                               | I <sub>VIN</sub>        | -      | -    | 1    | nA   | No switching, EN = L                     |

# **OptiMOS™** Powerstage

## TDA21520

# **Electrical Specification**



Table 10 Current Sense

| Param | Parameter                             |                      |      | Values | ;    | Unit | Note / Test Condition                                                                           |
|-------|---------------------------------------|----------------------|------|--------|------|------|-------------------------------------------------------------------------------------------------|
|       |                                       |                      | Min. | Тур.   | Max. |      |                                                                                                 |
| IMON  | IMON Voltage range                    | V <sub>IMON</sub>    | 0.8  | _      | 2.35 | V    | DC + AC components                                                                              |
|       | IMONREF<br>reference voltage<br>range | V <sub>IMON_CM</sub> | 1.1  | _      | 1.9  | V    | Reference Voltage connected externally for the current sense signal                             |
|       | Current sense gain                    | A <sub>cs</sub>      | -    | 5      | _    | μΑ/Α |                                                                                                 |
|       | IMON Gain<br>resistor range           | R <sub>IMON</sub>    | -    | 1      | -    | kΩ   | Resistor to be connected between IMON and IMONREF. For 5mV/A, recommended 1kΩ R <sub>IMON</sub> |

**Table 11** Temperature Sense and FLT Communication

| Parameter     |                                        | Symbol Values          |      | Unit | Note / Test Condition |       |                                        |
|---------------|----------------------------------------|------------------------|------|------|-----------------------|-------|----------------------------------------|
|               |                                        |                        | Min. | Тур. | Max.                  |       |                                        |
| TMON<br>/ FLT | Temperature<br>Sense Slope             | A <sub>TMPGAIN</sub>   | -    | 8.0  | -                     | mV/°C | 25°C ≤ T <sub>J</sub> ≤ 125°C, Note 1  |
|               | Temperature<br>Sense Offset<br>Voltage | V <sub>TMPOFFSET</sub> | -    | 800  | -                     | mV    | $T_J = 25$ °C, 0.6 V + 8 mV/°C * $T_J$ |

Table 12 Other Logic Functions, Inputs/Outputs And Thresholds

| Parameter |                                  | Symbol                   |      | Values | ;    | Unit | Note / Test Condition                                                 |
|-----------|----------------------------------|--------------------------|------|--------|------|------|-----------------------------------------------------------------------|
|           |                                  |                          | Min. | Тур.   | Max. |      |                                                                       |
| EN        | Input High<br>Voltage            | V <sub>EN_H</sub>        | 2.0  | _      | -    | V    |                                                                       |
|           | Input Low<br>Voltage             | V <sub>EN_L</sub>        | -    | _      | 0.8  | V    |                                                                       |
|           | Enable Power-on<br>Delay         | t <sub>EN_ondelay</sub>  | -    | 17     | -    | μs   | PWM=0. Measured from EN rising edge to V <sub>GL</sub> > 1 V. Note 1  |
|           | Enable Power-off<br>Delay        | t <sub>EN_offdelay</sub> | -    | -      | 1    | us   | PWM=0. Measured from EN falling edge to V <sub>GL</sub> < 4 V. Note 1 |
|           | Internal Pull<br>down Resistance | R <sub>PULLDN_EN</sub>   | 210  | 280    | 340  | kΩ   | When EN is floating                                                   |
| PWM       | PWM Input High<br>Threshold      | V <sub>IH</sub>          | 2.4  | _      | -    | V    | PWM Low or Tri-state to High                                          |
|           | PWM Input Low<br>Threshold       | V <sub>IL</sub>          | _    | _      | 0.8  | V    | PWM High or Tri-state to Low                                          |
|           | PWM Hysteresis                   | I <sub>PWM_HYS</sub>     | -    | 40     | _    | mV   | Active to Tri-state or Tri-state to Active                            |

# OptiMOS<sup>™</sup> Powerstage

## TDA21520

# **Electrical Specification**



Table 13 Protection

| Parameter  |                                     | Symbol               | Values |      |      | Unit  | Note / Test Condition                                             |
|------------|-------------------------------------|----------------------|--------|------|------|-------|-------------------------------------------------------------------|
|            |                                     |                      | Min.   | Тур. | Max. |       |                                                                   |
| OTP        | Over Temp Rising<br>Threshold       | T <sub>RISE</sub>    | -      | 140  | _    | °C    | TMON/FLT pulled up high Note1                                     |
|            | Over Temp Falling<br>Threshold      | T <sub>FALL</sub>    | 1      | 128  | _    | °C    | TMON/FLT released Note 1                                          |
| HSS<br>FLT | High-side MOSFET<br>Short Threshold | V <sub>HSS_TH</sub>  | -      | 560  | -    | mV    | V <sub>SW</sub> - V <sub>PGND</sub>                               |
|            | TMON/FLT Delay                      | T <sub>HSS_DEL</sub> | _      | 150  | _    | ns    | After V <sub>HSS_TH</sub> is detected and TMON/FLT is pulled high |
| ОСР        | Over-Current<br>Threshold           | I <sub>OCP_TH</sub>  | _      | 36   | _    | А     |                                                                   |
|            | Over-Current Delay                  | T <sub>OCP_DEL</sub> | 10     | _    | _    | Cycle | PWM High-Low Cycles to TMON/FLT is pulled high                    |

#### Notes

1. Guaranteed by design but not tested in production



#### **Typical operating conditions**

# 5 Typical operating conditions

Single Phase Circuit of Figure 18,  $V_{IN}$  = 12 V,  $V_{OUT}$  = 1 V,  $f_{SW}$  = 600 kHz, L = 120 nH, VCC = VDRV = 5 V,  $T_{AMBIENT}$  = 25 °C, no heat sink, no air flow, 8-layer PCB board of 3.7"(L) x 2.6"(W), no PWM controller loss, no inductor loss, unless specified otherwise.





Figure 3 Powerstage Efficiency



Figure 4 Power stage Loss



Figure 5 VCC current v/s Frequency

Figure 6 Thermal derating, Tcase <= 125℃

# OptiMOS™ Powerstage TDA21520

#### **Theory of Operation**



## **6** Theory of Operation

### 6.1 Description

The TDA21520 contains an improved high speed MOSFET driver optimized to drive a pair of co-packaged high-side and low-side OptiMOS MOSFETs at frequency up to 1.5 MHz. Dc-dc controllers using traditional current sense methods like DCR sensing and Rdson sensing typically have limitations. DCR current sensing is sensitive to temperature changes of the inductor and needs temperature compensation either implemented externally using a thermos-couple or inside the power stage. Rdson current sensing, on the other hand, is not dependent on the inductor but there is a temperature co-efficient associated with the MOSFET rdson. Besides, it is difficult to implement rdson current sensing for high-side MOSFET which is therefore replaced by emulated current while the low-side current is sensed across the MOSFET. With the advanced current-mirror sensing in TDA21520, all these limitations are eliminated while achieving superior accuracy. Current on both high-side as well as low-side MOSFET is mirrored on a sense MOSFET which is a part of the main MOSFET device, and hence comes with an inherent temperature compensation without the need for an additional circuitry. Real current-sensing on both MOSFET ensures that the system is always monitoring the real output current and can immediately react to any critical events like load step or over-current fault.

The TDA21520 reports accurate temperature with the gain of 8 mV / °C, which helps the system to actively monitor the temperature in real time. Temperature outputs from multiple power stages can be connected together to report the highest temperature to Infineon's digital PWM controller.

The TDA21520 PWM input is compatible with industry standard 3.3V PWM input with tri-state.

The TDA21520 can enable Body-Braking mode by responding to PWM tri-state signals sent from the controller, quickly disabling both MOSFETs in the power stage in order to enhance transient performance or provide a high impedance output.

The TDA21520 supports diode emulation mode through the PWM tri-state signal. Controlled by Infineon's digital PWM controller, the PWM tri-state signal will force the low-side FET to be off when the inductor current is about to go negative. The light-load efficiency then can be increased by preventing conduction loss caused by negative inductor current.

The TDA21520 also supports deep-sleep power saving mode. When in deep-sleep mode, the driver will disable most of the function circuitry to greatly reduce power consumption.

The TDA21520 features a full-range of protection, including VCC/VDRV Under-Voltage-Lockout (UVLO), thermal shutdown against an internal over-temperature condition, phase fault detection of a shorted high-side MOSFET,

11

# OptiMOS™ Powerstage

#### **TDA21520**

# Theory of Operation



and programmable cycle-by-cycle over-current protection due to an overload condition or saturated output inductor.

The TDA21520 also features internal protection circuitry to automatically replenish the voltage across the bootstrap capacitor. It avoids the gradual depletion of capacitor energy when the power stage sits in tri-state for a long period of time.

#### 6.2 Sleep Modes

When EN is pulled low, the power stage enters deep-sleep mode. The gate driver circuitry will be turned off immediately and most of the logic circuitry will be shut down to reduce the bias current to less than 32  $\mu$ A. The IMON output will be shorted to IMONREF in deep sleep mode.

When EN toggles from low to high, the power stage will be active and able to accept PWM signals after a delay of  $17 \,\mu s$ .

### 6.3 Current Sensing and Reporting

The TDA21520 features a very accurate current mirror architecture on both high-side as well as low-side MOSFET, thus reporting the real time current information. The current information is reported using the IMON and IMONREF pins. A differential connection between IMON and IMONREF pins is connected to the PWM controller to report the powerstage current information to the controller. The reported current is in the form of current output with the gain of  $5\mu$ A/A. In order to convert this into voltage, a 1K $\Omega$ , 0.1% resistor is recommended to be connected between the IMON and IMONREF pins, close to the controller. The converted voltage signal at the controller side has an effective gain of 5mV/A i.e. for every 1 A load, the controller will read 5mV from the power stage. The current-output differential signal from the power stage provides excellent noise immunity to the reported current information.

# 6.4 Temperature Sensing, Reporting and Flag

An internal temperature-sense circuit monitors the temperature of the TDA21520. The sensed temperature is reported at the TMON/FAULT pin with a linear voltage slope of 8mV/°C and a 0.6V offset at 0°C, as shown in equation (1).

$$V_{TMON/FAULT}(V) = 0.6V + 0.008V / {^{\circ}C} \times T_{j}({^{\circ}C})$$
 (1)

The TMON/FAULT pin also serves as a FAULT pin that is pulled to 3.3V in case of any catastrophic faults and is pulled down to 0V in case of any non-catastrophic faults. When there is no fault, it continues reporting temperature as long as the VCC supply is connected to a voltage in the recommended operating range.

# OptiMOS™ Powerstage

#### **TDA21520**

# Theory of Operation



Once the temperature rises above the OTP rising threshold (140 °C), the TMON/FAULT output will be pulled high immediately, and the driver will stop switching. The HS and LS MOSFETs are tri-stated and driver stops responding to the PWM signal input from the controller. The TMON/FAULT will remain high until temperature falls below the falling threshold (128 °C).

#### 6.5 Over Current Protection and Flag

This feature protects the power stage from self-destruction from repetitive high current events such as saturated inductors due to poor component selection or by incorrectly optimized control loops. These high current events could eventually lead to a shorted high-side MOSFET failure.

With cycle-by-cycle self-preservation, the current is monitored every cycle. If the over-current threshold has been exceeded, the PWM high pulse will be truncated so that the inductor current is allowed to relax. When TDA21520 detects 10 consecutive PWM cycle over-current events, the TMON/FAULT pin is flagged high to indicate the controller of the fault.

#### 6.6 Bootstrap Capacitor Under-Voltage Flag

TDA21520 features a bootstrap capacitor under voltage circuitry that detects a missing bootstrap capacitor before powering up or a damaged bootstrap capacitor during normal operation. Once bootstrap capacitor under voltage is determined (10 Bootstrap undervoltage events), the TMON/FAULT pin will pulled high to report a catastrophic fault to the PWM controller.

# infineon

# 7 Application

# 7.1 Typical Application



Figure 8 3+1 - Phase Voltage Regulator - Typical Application (simplified schematic)





Figure 9 Mechanical Dimensions of Package (Top View and Side View) in mm





|            | Millimeters |      |  |
|------------|-------------|------|--|
| DIM        | MIN         | MAX  |  |
| Α          | 0.80        | 1.10 |  |
| A1         | 0.00        | 0.05 |  |
| b          | 0.18        | 0.30 |  |
| С          | 0.20        |      |  |
| D          | 3.90        | 4.10 |  |
| E          | 4.90        | 5.10 |  |
| е          | 0.50 BSC    |      |  |
| D1         | 2.09        | 2.29 |  |
| E1         | 1.42        | 1.62 |  |
| D2         | 1.68        | 1.88 |  |
| E2         | 1.57        | 1.77 |  |
| D3         | 0.88        | 1.08 |  |
| <b>E</b> 3 | 1.42        | 1.62 |  |
| L          | 0.25        | 0.45 |  |
| L1         | 0.30        | 0.50 |  |

16

Figure 10 Mechanical Dimensions of Package (Bottom View) in mm





Figure 11 Solder Resist



Figure 12 Recommended Stencil Design





Figure 13 Metal and Component Placement



Figure 14 Solder Resist Compatible with IR35401

# **(infineon**



Figure 15 Recommended Stencil Design Compatible with IR35401



Figure 16 Metal and Component Placement Compatible with IR35401

#### **Trademarks of Infineon Technologies AG**

µHVIC™, µIPM™, µPFC™, AU-ConvertIR™, AURIX™, C166™, CanPAK™, CIPOS™, CIPURSE™, CoolDP™, CoolGaN™, COOLIR™, CoolMOS™, CoolSiC™, DAVE™, DI-POL™, DirectFET™, DrBlade™, EasyPIM™, EconoBRIDGE™, EconoDUAL™, EconoPACK™, EconoPIM™, EiceDRIVER™, eupec™, FCOS™, GaNpowIR™, HEXFET™, HITFET™, HJVPridPACK™, iMOTION™, IRAM™, ISOFACE™, IsoPACK™, LEDrivIR™, LITIX™, MIPAQ™, ModSTACK™, my-d™, NovalithIC™, OPTIGA™, OptiMOS™, ORIGA™, PowIRaudio™, PowIRStage™, PrimePACK™, PrimeSTACK™, PROFET™, PRO-SIL™, RASIC™, REAL3™, SmartLEWIS™, SOLID FLASH™, SPOC™, StrongIRFET™, SupIRBuck™, TEMPFET™, TRENCHSTOP™, TriCore™, UHVIC™, XHP™, XMC™

Trademarks updated November 2015

#### Other Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition < yyyy-mm-dd>
Published by
Infineon Technologies AG
81726 München, Germany

© 2022 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email: erratum@infineon.com

**Document reference** 

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineor Technologies office.

Except as otherwise explicitly approved by Infineor Technologies in a written document signed by authorized representatives of Infineor Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof car reasonably be expected to result in personal injury.